Part Number Hot Search : 
1SS199TE 100AXC 74162 DS1040 HS01G SF10AGT JXWBG CAVA6BP
Product Description
Full Text Search
 

To Download LP6342 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 1 / 15 1.5mhz, 2a step-down converter general description the LP6342 is a 1.5mhz constant frequency current mode pwm step-down converter. it is ideal for portable equipment requiring very high current up to 2a from single-cell lithium-ion batteries while still achieving over 90% efficiency during peak load conditions. the LP6342 also can run at 100% duty cycle for low dropout operation, extending battery life in portable systems while light load operation provides very low output ripple for noise sensitive applications. the LP6342 can supply up to 2a output load current from a 2.5v to 5.5v input voltage and the output voltage can be regulated as low as 0.6v. the high switching frequency minimizes the size of external components while keeping switching losses low. the internal slope compensation setting allows the device to operate with smaller inductor values to optimize size and provide efficient operation. the LP6342 is available with adjustable (0.6v to vin) output voltage. the device is available in a pb-free, 3mm x 3mm 10-lead tdfn or msop-10,sop8(ep) package and is rated over the-40c to +85c temperature range. order information LP6342 f: pb-free package type qv: tdfn-10 ms: msop-10 sp:sop8(ep) features ? input voltage range: 2.5v to 5.5v ? output voltage range: 0.6v to vin ? 2a output current ? low r (dson) internal switches:130m ? high efficiency :up to 95% ? 100% duty cycle in dropout ? low shutdown current: < 1 u a ? 1.5mhz switching frequency ? soft star function ? short circuit protection ? thermal fault protection ? 3 m m 3 m m tdfn-10 or msop-10,sop8(ep) package ? rohs compliant and 100% lead (pb)-free applications ? portable instruments ? dsp core supplies ? cellular phone and smart mobile phone ? pda ? gps applications marking information please see website:www.lowpowersemi.com. typical application circuit 2.2uh l1 vout=(r1/r2+1)*vfb vin r2 r1 en 1 sw 7 gnd 9 fb 5 vin 2 vin 3 gnd 6 sw 8 gnd 10 pgood 4 LP6342 vout_2a c1 10uf c2 22uf
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 2 / 15 functional pin description 2 1 8 7 6 5 4 3 gnd 11 10 9 2 1 7 6 5 4 3 10 9 8 lps LP6342 fb pgood vin vin en gnd gnd sw sw gnd gnd fb pgood vin vin en msop10 gnd gnd sw sw tdfn-10 1 6 5 4 3 2 en esop8 pgnd 9 8 7 sw gnd fb vin vin LP6342 top view gnd gnd LP6342 pin description pin no pin description tdfn-10 msop10 esop8 1 1 1 en enable pin. active high. in shutdown, all functions are disabled drawing <1 a supply current. do not leave en oating. 2, 3 2, 3 2,3 vin supply input. power supply input pin. must be closely decoupled to agnd with a 10 4 4 pgood power good output. 9,10 9,10 5,7,8 gnd/pgnd ground. 5 5 4 fb feedback input. connect fb to the center point of the external resistor divider. normal voltage for this pin is 0.6v. 6 6 gnd ground. 7, 8 7, 8 6 sw switch mode connection to inductor. this pin connects to the drains of the internal main and synchronous power mosfet switches. 11 11 9 pad ground pad. function block diagram
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 3 / 15 absolute maximum ratings ? input voltage to gnd ----------------------------------------------------------------------------------------- 6v ? sw to gnd (v sw ) -------------------------------------------------------------------------- -0.3v to v in +0.3v ? fb to gnd (v fb ) ---------------------------------------------------------------------------- -0.3v to v in +0.3v ? en to gnd (v en ) ------------------------------------------------------------------------------------ -0.3v to 6v ? operating temperature range (t a ) --------------------------------------------------------------- -4 0 to 85 ? storage temperature range (t j ) ----------------------------------------------------------------- -65 to 150 ? maximum soldering temperature (at leads, 10sec) ------------------------------------------------------ 260 ? esd susceptibility hbn(human body mode) ----------------------------------------------------- 2kv mm(machine mode) ------------------------------------------------------------ 200v electrical characteristics ( v in =v en , typical values are t a =25 ) symbol parameter conditions LP6342 unit min. typ. max. v in input voltage 2.5 5.5 v v linereg / v in line regulation v in = 2.5v to 5.5v, i out = 10ma 0.15 %/ v v loadreg / i out load regulation iout=10ma to 2000ma 0.25 %/a v out output voltage range 0.6 v in v i q quiescent current v fb =0v,v in =4.2v 70 a i shdn shutdown current en = gnd 1 a i lim p-channel current limit 3.5 a r ds(on)h high-side switch on resistance 130 m r ds(on)l low-side switch on resistance 100 m i swleak sw leakage current v en =0v, v sw =0 or 5v, v in =5v 1 a v fb feedback threshold voltage accuracy v in =2.5to5.5v, i out = 10 to 2000ma 0.585 0.6 0.615 v i fb fb leakage current v out = 1 .0v 30 na f osc oscillator frequency v fb =0.6v 1.5 mhz t s startup time from enable to output regulation 120 s t sd over-temperature shutdown threshold 150 v en(l) enable threshold low 0.4 v v en(h) enable threshold high 0.3 1.0 1.5 v i en input low current v in = v en = 5.0v -1 1 a note: output voltage: vout = 0.6 x (1+r2/r1) volts;
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 4 / 15 typical operating characteristics
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 5 / 15
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 6 / 15
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 7 / 15
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 8 / 15
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 9 / 15 functional description the LP6342 is a high output current monolithic switch-mode step-down dc-dc converter. the device operates at a fixed 1.5mhz switching frequency, and uses a slope compensated current mode architecture. this step-down dc-dc converter can supply up to 2a output current at vin = 3v and has an input voltage range from 2.5v to 5.5v. it minimizes external component size and optimizes efficiency at the heavy load range. the slope compensation allows the device to remain stable over a wider range of inductor values so that smaller values (1 h to 4.7 h) with lower dcr can be used to achieve higher efficiency. apart from the small bypass input capacitor, only a small l-c filter is required at the output. the device can be programmed with external feedback to any voltage, ranging from 0.6v to near the input volt-age. it uses internal mosfets to achieve high efficiency and can generate very low output voltages by using an internal reference of 0.6v. at dropout, the converter duty cycle increases to 100% and the output voltage tracks the input voltage minus the low r ds(on) drop of the p-channel high-side mosfet and the inductor dcr. the internal error amplifier and compensation provides excellent transient response, load and line regulation. internal soft start eliminates any output voltage over-shoot when the enable or the input voltage is applied. current mode pwm control slope compensated current mode pwm control provides stable switching and cycle-by-cycle current limit for excellent load and line response with protection of the internal main switch (p-channel mosfet) and synchronous rectifier (n -channel mosfet). during normal operation, the internal p-channel mosfet is turned on for a specified time to ramp the inductor current at each rising edge of the internal oscillator, and switched off when the peak inductor current is above the error volt-age. the current comparator, i comp , limits the peak inductor current. when the main switch is off, the synchronous rectifier turns on immediately and stays on until either the inductor current starts to reverse, as indicated by the current reversal comparator, i zero , or the beginning of the next clock cycle. control loop the LP6342 is a peak current mode step-down converter. the current through the p-channel mosfet (high side) is sensed for current loop control, as well as short circuit and overload protection. a slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. the peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor. the output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. internal loop compensation terminates the trans conductance voltage error amplifier output. the error amplifier reference is fixed at 0.6v. soft start / enable soft start limits the current surge seen at the input and eliminates output voltage overshoot. the enable pin is active high. when pulled low, the enable input (en) forces the LP6342 into a low-power, non-switching state. the total input current during shutdown is less than 1 a. current limit and over-temperature protection for overload conditions, the peak input current is limited to 3.5a. to minimize power dissipation and stresses under current limit and short-circ uit conditions, switching is terminated after entering current limit for a series of pulses. the termination lasts for seven consecutive clock cycles after a current limit has been sensed during a series of four consecutive clock cycles. thermal protection completely disables switching when internal dissipation becomes excessive. the junction over-temperature threshold is 170c with 10c of hysteresis. once an over-temperature or over-current fault conditions is removed, the output voltage automatically recovers. dropout operation when the battery input voltage decreases near the value of the output voltage, the LP6342 allows the main switch to remain on for more than one switching cycle and increases the duty cycle until it reaches 100%. the duty cycle d of a step-down converter is defined as: where t on is the main switch on time and f osc is the oscillator frequency. the output voltage then is the input voltage minus the voltage drop across the main switch and the inductor. at low input supply voltage, the r ds(on) of the p-channel mosfet increases, and the efficiency of the converter decreases. caution must be exercised to ensure the heat dissipated does not exceed the maxi-mum junction temperature of the ic. maximum load current the LP6342 will operate with an input supply voltage as low as 2.5v, however, the maximum load current decreases at lower input voltages due to a large ir drop on the main switch and synchronous rectifier. the slope compensation signal reduces the peak inductor current as a function of the duty cycle to prevent sub-harmonic oscillations at duty cycles greater than 50%. conversely, the current limit increases as the duty cycle decreases. setting the output voltage figure 1 shows the basic application circuit for the LP6342. the LP6342 can be externally programmed. resistors r1 and r2 in figure 1 program the output to regulate at a voltage higher than 0.6v. to limit the bias current required
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 10 / 15 for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for r2 is 59k ? . although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. table 1 summarizes the resistor values for various output volt-ages with r2 set to either 59k ? for good noise immunity or 316k ? for reduced no load input current. the LP6342, combined with an external feed forward capacitor (c3 in figure 1), delivers enhanced transient response for extreme pulsed load applications. the addition of the feed forward capacitor typically requires a larger output capacitor c2 for stability. the external resistor sets the output voltage according to the following equation: vout=0.6v x(1+r1/r2) r1=(vout/0.6v-1)xr2 table1 shows the resistor selection for different output voltage settings. vout(v) r2=59k, r1=(k) r2=316k, r1=(k) 0.8 19.6 105 0.9 29.4 158 1.0 39.2 210 1.1 49.9 261 1.2 59 316 1.3 68.1 365 1.4 78.7 422 1.5 88.7 475 1.8 118 634 1.85 124 655 2.0 137 732 2.5 187 1000 3.3 267 1430 table1: resistor selections for different output voltage settings (standard 1% resistors substituted for calculated values). inductor selection for most designs, the LP6342 operates with inductor values of 1 h to 4.7 h. low inductance values are physically smaller but require faster swit ching, which results in some efficiency loss. the inductor value can be derived from the following equation: where il is inductor ripple current. large value inductors lower ripple current and small value inductors result in high ripple currents. choose inductor ripple current approximately 30% of the maximum load current 2a, or for output voltages above 2.0v, when light-load efficiency is important, the minimum recommended inductor is 2.2 h. manufacturer?s specifications list both the inductor dc current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. the inductor should not show any appreciable saturation under normal load conditions. some inductors may meet the peak and average current ratings yet result in excessive losses due to a high dcr. always consider the losses associated with the dcr and its effect on the total converter efficiency when selecting an inductor. for optimum voltage-positioning load transients, choose an inductor with dc series resistance in the 20m ? to 100m ? range. for higher efficiency at heavy loads (above 200ma), or minimal load regulation (but some transient overshoot), the resistance should be kept below 100m ? . the dc current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation (2a + 600ma). table 2 lists some typical surface mount inductors that meet target applications for the LP6342. slope compensation the LP6342 step-down converter uses peak current mode control with slope compensation for stability when duty cycles are greater than 50%. the slope compensation is set to maintain stability with lower value inductors which provide better overall efficiency. the output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. as an example, the value of the slope compensation is set to 1a/ s which is large enough to guarantee stability when using a 2.2 h inductor for all output volt-age levels from 0.6v to 3.3v. the worst case external current slope (m) using the 2.2 h inductor is when vout = 3.3v and is: to keep the power supply stable when the duty cycle is above 50%, the internal slope compensation (ma) should be: therefore, to guarantee current loop stability, the slope of the compensation ramp must be greater than one-half of the down slope of the current waveform. so the internal slope compensated value of 1a/ s will guarantee stability using a 2.2 h inductor value for all output volt-ages from 0.6v to 3.3v.
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 11 / 15 a low esr input capacitor sized for maximum rms cur-rent must be used. ceramic capacitors with x5r or x7r dielectrics are highly recommended because of their low esr and small temperature coefficients. a 22 f ceramic capacitor for most applications is sufficient. a large value may be used for improved input voltage filtering. the maximum input capacitor rms current is: the input capacitor rms ripple current varies with the input and output voltage and will always be less than or equal to half of the total dc load current. to minimize stray inductance, the capacitor should be placed as closely as possible to the ic. this keeps the high frequency content of the input current localized, minimizing emi and input voltage ripple. the proper placement of the input capacitor (c1) can be seen in the evaluation board layout in figures 2. a laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. the inductance of these wires, along with the low-esr ceramic input capacitor, can create a high q network that may af fect converter performance. this problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. errors in the loop phase and gain measurements can also result. since the inductance of a short pcb trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem. in applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high esr tantalum or aluminum electrolytic should be placed in parallel with the low esr, esl bypass ceramic. this dampens the high q network and stabilizes the system. output capacitor selection the function of output capacitance is to store energy to attempt to maintain a constant voltage. the energy is stored in the capacitor?s electric field due to the voltage applied. the value of output capacitanc e is generally selected to limit output voltage ripple to the level required by the specification. since the ripple current in the output inductor is usually determined by l, vout and vin, the series impedance of the capacitor prim arily determines the out-put voltage ripple. the three elements of the capacitor that contribute to its impedance (and output voltage ripple) are equivalent series resistance (esr), equivalent series inductance (esl), and capacitance (c). the output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. during a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. within three switching cycles, the loop responds and the inductor current increases to match the load current demand. the relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by: in many practical designs, to get the required esr, a capacitor with much more capacitance than is needed must be selected. for both continuous or discontinuous inductor current mode operation, the esr of the cout needed to limit the ripple to ? vo, v peak-to-peak is: ripple current flowing through a capacitor?s esr causes power dissipation in the capacitor. this power dissipation causes a temperature increase internal to the capacitor. excessive temperature can seriously shorten the expect-ed life of a capacitor. capacitors have ripple current rat-ings that are dependent on ambient temperature and should not be exceeded. the output capacitor ripple cur-rent is the inductor current, il, minus the output current, io. the rms value of the ripple current flowing in the output capacitance (continuous inductor current mode operation) is given by: esl can be a problem by causing ringing in the low megahertz region but can be controlled by choosing low esl capacitors, limiting lead length (pcb and capacitor), and replacing one large device with several smaller ones connected in parallel. in conclusion, in order to meet the requirement of out-put voltage ripple small and regulation loop stability, ceramic capacitors with x5r or x7r dielectrics are recommended due to their low esr and high ripple current ratings. th e output ripple vout is determined by: a 22 f ceramic capacitor can satisfy most applications. thermal calculations there are three types of losses associated with the LP6342 step-down converter: switching losses, conduction losses, and quiescent current losses. conduction losses are associated with the rds(on) characteristics of the power output switching devices. switching losses are dominated by the gate charge of the power output switching devices. at full load, assuming continuous conduction mode (ccm), a simplified form of the losses is given by: i q is the step-down converter quiescent current. the term tsw is used to estimate the full load step-down converter switching losses.
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 12 / 15 for the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to: since rds(on), quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range. given the total losses, the maximum junction temperature can be derived from the ja for the dfn-10 package which is 45c/w. vout=(r1/r2+1)*vfb vin 2.2uh r2 r1 en 1 sw 7 gnd 9 fb 5 vin 2 vin 3 gnd 6 sw 8 gnd 10 pgood 4 LP6342 vout_2a 22pf c1 10uf c2 22uf layout guidance when laying out the pc board, the following layout guideline should be followed to ensure proper operation of the LP6342: 1. the exposed pad (ep) must be reliably soldered to the gnd plane. a pgnd pad below ep is strongly recommended. 2. the power traces, including the gnd trace, the sw trace and the in trace should be kept short, direct and wide to allow large current flow. the l1 connection to the sw pins should be as short as possible. use several via pads when routing between layers. 3. the input capacitor (c1) should connect as closely as possible to in (pin 2) and agnd (pins 6) to get good power filtering. 4. keep the switching node, sw (pins 7 and 8) away from the sensitive fb/out node. 5. the feedback trace or out pinshould be separate from any power trace and connect as closely as possible to the load point. sensing along a high-current load trace will degrade dc load regulation. if external feedback resistors are used, they should be placed as closely as possible to the fb pin (pin 5) to minimize the length of the high impedance feedback trace. 6. the output capacitor c2 and l1 should be connected as closely as possible. the connection of l1 to the sw pin should be as short as possible and there should not be any signal lines under the inductor. 7. the resistance of the trace from the load return to pgnd should be kept to a minimum. this will help to minimize any error in dc regulation due to differences in the potential of the internal signal ground and the power ground.
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 13 / 15 packaging information
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 14 / 15
preliminary datasheet LP6342 LP6342-03 version 1.3 datasheet oct.-2011 www.lowpowersemi.com 15 / 15 sop8(ep)


▲Up To Search▲   

 
Price & Availability of LP6342

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X